Close Menu
  • Home
  • Aerospace & Defense
    • Automation & Process Control
      • Automotive & Transportation
  • Banking & Finance
    • Chemicals & Materials
    • Consumer Goods & Services
  • Economy
    • Electronics & Semiconductor
  • Energy & Resources
    • Food & Beverage
    • Hospitality & Tourism
    • Information Technology
  • Agriculture
What's Hot

Government semester shakeup “blackmail” Royal Wales show

US Approves $30 Million for controversial Israel-backed Gaza Aid Group | Food News

Pig producers have been fined over £5,000 after illegal slurry lagoon contamination

Facebook X (Twitter) Instagram
USA Business Watch – Insightful News on Economy, Finance, Politics & Industry
  • Home
  • Aerospace & Defense
    • Automation & Process Control
      • Automotive & Transportation
  • Banking & Finance
    • Chemicals & Materials
    • Consumer Goods & Services
  • Economy
    • Electronics & Semiconductor
  • Energy & Resources
    • Food & Beverage
    • Hospitality & Tourism
    • Information Technology
  • Agriculture
  • Home
  • About Us
  • Advertise With Us
  • Contact us
  • DMCA
  • Privacy Policy
  • Terms & Conditions
USA Business Watch – Insightful News on Economy, Finance, Politics & Industry
Home » Engineers create the first AI model specialized in chip design languages
Electronics & Semiconductor

Engineers create the first AI model specialized in chip design languages

ThefuturedatainsightsBy ThefuturedatainsightsJune 27, 2025No Comments4 Mins Read
Share Facebook Twitter Pinterest Copy Link Telegram LinkedIn Tumblr Email
Share
Facebook Twitter LinkedIn Pinterest Email


Engineers create the first AI model specialized in chip design languages

From left: Eh HU, editor-in-chief of ACM TODAES. Bentan, co-author of paper. Siddharth Garg, the leading author of the paper. Helen Lee, head of the Design Automation Conference. Credit: NYU Tandon School of Engineering

Researchers at the NYU Tandon School of Engineering created the first specialized artificial intelligence model, Verigen. This was successfully trained to generate Verilog code, a programming language that explains how the circuitry on the chip works.

This study has just won an ACM transaction on design automation for the Electronic Systems 2024 Best Paper Award, and has affirmed it as a major advance in automating the creation of hardware description languages ​​that required traditional deep technical expertise.

“We are a great place to go,” said Siddharth Garg, who sits in the Department of Electrical Engineering (ECE) at NYU Tandon and works at NYU Wireless and the NYU Center of NYU Center (CCCS). “These models tend to work well in programming languages ​​that are often expressed in Github, such as C and Python, but they tend to be worse in languages ​​with poorly expressed expressions like Verilog.”

Ramesh Karri and Brendan Dolan-Gavitt, students, postdoctoral researchers and faculty members, along with Garg, a team at NYU Tandon Ph.D., addressed this challenge by creating and distributing the largest AI training dataset of Verilog code ever constructed. They scrutinised Github to collect about 50,000 Verilog files from public repositories and supplemented this with content from 70 Verilog textbooks. This data collection process required careful filtering and duplication weighting to create a high-quality training corpus.

For the most powerful model, researchers have since tweaked Salesforce’s open source CodeGen-16B language model, which contains 16 billion parameters and was originally pre-trained in both natural and programming code.

The calculation requirements were substantial. Training required a complete training process, with three NVIDIA A100 GPUs running in parallel, consumed 30 GB of memory on model parameters alone and required around 250 GB of GPU memory.

This fine-tuned model works impressively in testing, surpassing commercial cutting edge models, several orders of magnitude smaller and is completely open source. In the evaluation, the fine-tuned CodeGen-16B achieved a 41.9% percentage of functionally correct code, versus 35.4% of the commercial code Davinci-002 model.

“We’ve shown that by tweaking the model for a specific task you care about, you can reduce the size of your model by orders of magnitude,” Garg said, highlighting how that approach improves both accuracy and efficiency. Because of its small size, the model can run on a standard laptop rather than requiring special hardware.

The team evaluated Verigen’s capabilities across increasingly complex hardware design tasks, from basic digital components to sophisticated finite state machines. Although not yet complete, especially for the most complex challenges, Verigen has shown significant improvements over the generic model, particularly when generating syntactically correct code.

The importance of this work is recognized in this field, with subsequent research by Nvidia in 2025 recognizing Verigen as one of the earliest and most important benchmarks of LLM-based Verilog Generation, helping to establish the foundation for rapid advancements in AI-Assisted Hardware Design.

The open source nature of the project has already sparked great interest in this area. Verigen was the first model of the team presented in the ACM paper, but later developed an improved family of models called “Cl Verilog” that performed even better.

These new models are being offered to hardware companies, including Qualcomm and NXP, to evaluate potential commercial applications. The work is based on previous NYU Tandon efforts, including the Dave (automatically Verilog from English) project in 2020, and advances the field by creating more comprehensive solutions through extensive tweaks of the language model.

Verigen complements other AI-assisted-chip design initiatives from NYU Tandon, which aims to democratize hardware. Their Chip Chat Project created the first functional microchip designed through natural language conversation with GPT-4. Supported by the National Science Foundation (NSF) research training program, Chips4all trains a diverse range of STEM graduate students in chip design. Funded through experiential learning for NSF’s emerging and new technology initiatives, the fundamentals teach chip design to non-STEM professionals.

Details: Shailja Thakur et al, Verigen: ACM Transactions on Design Automation of Electronic Systems at Large-scale Language Models for Verilog Code Generation (2024). doi:10.1145/3643681

Provided by NYU Tandon School of Engineering

Quote: Engineers will create the first AI model specialized in chip design languages, obtained from https://techxplore.com/news/2025-06-AI-CHIP-Language.html on June 26, 2025 (2025, June 26)

This document is subject to copyright. Apart from fair transactions for private research or research purposes, there is no part that is reproduced without written permission. Content is provided with information only.



Source link

Follow on Google News Follow on Flipboard
Share. Facebook Twitter Pinterest LinkedIn Tumblr Email Copy Link
Previous ArticleWhen AI kills search traffic, Google launches offerwall to increase publisher revenue
Next Article New strategies allow PEM electrolyzers to use impure water
Thefuturedatainsights
  • Website

Related Posts

New strategies allow PEM electrolyzers to use impure water

June 27, 2025

An interactive virtual companion to accelerate discovery in scientific user facilities

June 27, 2025

3D printed humanoid robots provide an affordable, customizable platform for beginners

June 26, 2025
Leave A Reply Cancel Reply

Latest Posts

Government semester shakeup “blackmail” Royal Wales show

Pig producers have been fined over £5,000 after illegal slurry lagoon contamination

New Camera Tech transforms cattle care at athletics colleges

Environment Agency issues a water shortage warning for farmers

Latest Posts

Defense inventory sees a bigger trend for competitors as fuel growth outlook

June 27, 2025

NATO’s 5% spending target could be the peak for some defense stocks: City

June 26, 2025

Southwest Airport Lounge? According to the CEO, the careers are open to high-end changes

June 25, 2025

Subscribe to News

Subscribe to our newsletter and never miss our latest news

Subscribe my Newsletter for New Posts & tips Let's stay updated!

Recent Posts

  • Government semester shakeup “blackmail” Royal Wales show
  • US Approves $30 Million for controversial Israel-backed Gaza Aid Group | Food News
  • Pig producers have been fined over £5,000 after illegal slurry lagoon contamination
  • Americans detained to send US, Bible and dollar bills to North Korea | Political News
  • Defense inventory sees a bigger trend for competitors as fuel growth outlook

Recent Comments

No comments to show.

Welcome to USA Business Watch – your trusted source for real-time insights, in-depth analysis, and industry trends across the American and global business landscape.

At USABusinessWatch.com, we aim to inform decision-makers, professionals, entrepreneurs, and curious minds with credible news and expert commentary across key sectors that shape the economy and society.

Facebook X (Twitter) Instagram Pinterest YouTube

Subscribe to Updates

Subscribe to our newsletter and never miss our latest news

Subscribe my Newsletter for New Posts & tips Let's stay updated!

Archives

  • June 2025
  • March 2022
  • January 2021

Categories

  • Aerospace & Defense
  • Agriculture
  • Automation & Process Control
  • Automotive & Transportation
  • Banking & Finance
  • Chemicals & Materials
  • Consumer Goods & Services
  • Economy
  • Economy
  • Electronics & Semiconductor
  • Energy & Resources
  • Food & Beverage
  • Hospitality & Tourism
  • Information Technology
  • Political
Facebook X (Twitter) Instagram Pinterest
  • Home
  • About Us
  • Advertise With Us
  • Contact us
  • DMCA
  • Privacy Policy
  • Terms & Conditions
© 2025 usabusinesswatch. Designed by usabusinesswatch.

Type above and press Enter to search. Press Esc to cancel.